Development of Efficient Hardware Architecture for Image Compression

About The Book

Focusing on the intensive computations involved in the discrete wavelet transform (DWT) the design of efficient hardware architectures for a fast computation of the transform has become imperative especially for real-time applications. With this overall objective the mapping of the computational tasks associated with the various resolution levels of the 5/3 DWT is first mathematically modeled and then a modified computation of the DWT stages are explored from the standpoint of evading computing high frequency subbands. Furthermore a Haar wavelet transform (HWT) is used for comparison. The proposed forward DWT (FDWT) and its inverse DWT (IDWT) hardware architecture filter generated similar results compared to the MATLAB model for the seven levels of DWT decomposition. Simulations were performed using grayscale images of different sizes to validate the proposed design and attain speed performance appropriate for a number of real-time applications.
Piracy-free
Piracy-free
Assured Quality
Assured Quality
Secure Transactions
Secure Transactions
Delivery Options
Please enter pincode to check delivery time.
*COD & Shipping Charges may apply on certain items.
Review final details at checkout.
downArrow

Details


LOOKING TO PLACE A BULK ORDER?CLICK HERE